

Edition 2.0 2023-10

# INTERNATIONAL IEEE Std 1800.2™ STANDARD

SystemVerilog -

Part 2: Universal Verification Methodology Language Reference Manual

INTERNATIONAL ELECTROTECHNICAL COMMISSION

ICS 25.040.01, 35.060 ISBN 978-2-8322-7516-0

Warning! Make sure that you obtained this publication from an authorized distributor.

## Contents

| 1. Overview                                                 |           |
|-------------------------------------------------------------|-----------|
| 1.1 Scope                                                   |           |
| 1.2 Purpose                                                 |           |
| 1.3 Word usage                                              |           |
| 1.4 Conventions used                                        | 13        |
| 2. Normative references                                     | 15        |
|                                                             |           |
| 3. Definitions, acronyms, and abbreviations                 |           |
| 3.1 Definitions                                             |           |
| 3.2 Acronyms and abbreviations                              | 16        |
| 4. Universal Verification Methodology (UVM) class reference | 17        |
| 5. Base classes                                             | 18        |
| 5.1 Overview                                                | 18        |
| 5.2 uvm void                                                | 18        |
| 5.3 uvm_object                                              | 19        |
| 5.4 uvm_transaction                                         |           |
| 5.5 uvm_port_base #(IF)                                     | 31        |
| 5.6 uvm_time                                                |           |
| 5.7 uvm_field_op                                            | 36        |
| 6. Reporting classes                                        | 38        |
| 6.1 Overview                                                |           |
| 6.2 uvm_report_message                                      |           |
| 6.3 uvm report object                                       |           |
| 6.4 uvm report handler                                      |           |
| 6.5 Report server                                           |           |
| 6.6 uvm_report_catcher                                      | 53        |
| 7. Recording classes                                        | 58        |
| 7.1 uvm tr database                                         |           |
| 7.2 uvm tr stream                                           |           |
| 7.3 UVM links                                               |           |
| 8. Factory classes                                          | 60        |
| 8.1 Overview                                                |           |
| 8.2 Factory component and object wrappers                   |           |
| 8.3 UVM factory                                             |           |
| 9. Phasing                                                  | <b>Q1</b> |
| 9.1 Overview                                                |           |
| 9.2 Implementation                                          |           |
| 9.3 Phasing definition classes                              |           |
| 9.4 uvm domain                                              |           |
| 9.5 uvm bottomup phase                                      |           |
| 9.6 uvm task phase                                          |           |
| 9.7 uvm topdown phase                                       |           |
| 9.8 Predefined phases                                       |           |
| 10. Synchronization classes                                 | ΩΘ        |
| 10.1 Event classes                                          |           |
| - V VIII VIMUUVU                                            |           |

| 10.2 uvm_event_callback            |     |
|------------------------------------|-----|
| 10.3 uvm_barrier                   |     |
| 10.4 Pool classes                  |     |
| 10.5 Objection mechanism           |     |
| 10.6 uvm_heartbeat                 |     |
| 10.7 Callbacks classes             | 112 |
|                                    |     |
| 11. Container classes              |     |
| 11.1 Overview                      |     |
| 11.2 uvm_pool #(KEY,T)             |     |
| 11.3 uvm_queue #(T)                | 118 |
| 12. UVM TLM interfaces             | 120 |
| 12.1 Overview                      |     |
| 12.2 UVM TLM 1                     |     |
| 12.3 UVM TLM 2                     |     |
| 12.3 O V IVI 1 LIVI 2              | 130 |
| 13. Predefined component classes   |     |
| 13.1 uvm component                 |     |
| 13.2 uvm test                      |     |
| 13.3 uvm env                       |     |
| 13.4 uvm agent                     |     |
| 13.5 uvm monitor                   |     |
| 13.6 uvm scoreboard.               |     |
| 13.7 uvm driver #(REQ,RSP)         |     |
| 13.8 uvm push driver #(REQ,RSP)    |     |
| 13.9 uvm subscriber.               |     |
|                                    |     |
| 14. Sequence classes               | 17′ |
| 14.1 uvm_sequence_item             |     |
| 14.2 uvm_sequence_base             | 18  |
| 14.3 uvm_sequence #(REQ,RSP)       | 189 |
| 14.4 uvm_sequence_library          | 19  |
| 15.0                               | 10  |
| 15. Sequencer classes              |     |
| 15.1 Overview                      |     |
| 15.2 Sequencer interface           |     |
| 15.3 uvm_sequencer_base            |     |
| 15.4 Common sequencer API          |     |
| 15.5 uvm_sequencer #(REQ,RSP)      |     |
| 15.6 uvm_push_sequencer #(REQ,RSP) | 20  |
| 16. Policy classes                 | 20: |
| 16.1 uvm policy                    |     |
| 16.2 uvm printer                   |     |
| 16.3 uvm_comparer                  |     |
| 16.4 uvm_recorder                  |     |
| 16.5 uvm_packer                    |     |
| 16.6 uvm copier                    |     |
|                                    |     |
| 17. Register layer                 | 24  |
| 17.1 Overview                      |     |
| 17.2 Global declarations           |     |
|                                    |     |
| 18. Register model                 |     |
| 18 1 uvm rag block                 | 25  |

| 18.2 uvm_reg_map                                                | 263 |
|-----------------------------------------------------------------|-----|
| 18.3 uvm_reg_file                                               | 271 |
| 18.4 uvm_reg                                                    | 273 |
| 18.5 uvm_reg_field                                              | 290 |
| 18.6 uvm_mem                                                    | 301 |
| 18.7 uvm_reg_indirect_data                                      | 315 |
| 18.8 uvm_reg_fifo                                               | 315 |
| 18.9 uvm_vreg                                                   | 319 |
| 18.10 uvm_vreg_field                                            | 328 |
| 18.11 uvm_reg_cbs                                               | 334 |
| 18.12 uvm_mem_mam                                               | 339 |
| 19. Register layer interaction with the design                  |     |
| 19.1 Generic register operation descriptors                     |     |
| 19.2 Classes for adapting between register and bus operations   |     |
| 19.3 uvm_reg_predictor                                          | 353 |
| 19.4 Register sequence classes                                  | 355 |
| 19.5 uvm_reg_backdoor                                           | 363 |
| 19.6 UVM HDL backdoor access support routines                   | 365 |
| Annex A (informative) Bibliography                              | 367 |
| Annex B (normative) Macros and defines                          |     |
| B.1 Report macros                                               |     |
| B.2 Utility and field macros for components and objects         |     |
| B.3 Sequence-related macros.                                    |     |
| B.4 Callback macros                                             |     |
| B.5 UVM TLM implementation port declaration macros              |     |
| B.6 Size defines                                                |     |
| B.7 UVM version globals                                         | 391 |
| Annex C (normative) Configuration and resource classes          |     |
| C.1 Overview                                                    |     |
| C.2 Resources                                                   |     |
| C.3 UVM resource database                                       | 401 |
| C.4 UVM configuration database                                  | 404 |
| Annex D (normative) Convenience classes, interface, and methods |     |
| D.1 uvm_callback_iter                                           |     |
| D.2 Component interfaces                                        |     |
| D.3 uvm_reg_block access methods                                |     |
| D.4 Callback typedefs                                           | 414 |
| Annex E (normative) Test sequences                              |     |
| E.1 uvm_reg_hw_reset_seq                                        |     |
| E.2 Bit bashing test sequences                                  |     |
| E.3 Register access test sequences.                             |     |
| E.4 Shared register and memory access test sequences            |     |
| E.5 Memory access test sequences                                |     |
| E.6 Memory walking-ones test sequences                          |     |
| E.7 uvm_reg_mem_hdl_paths_seq                                   |     |
| E.8 uvm_reg_mem_built_in_seq                                    | 425 |
| Annex F (normative) Package scope functionality                 |     |
| F.1 Overview                                                    |     |
| F 2 Types and enumerations                                      | 427 |

| F.3 Methods and types                         | 434 |
|-----------------------------------------------|-----|
| F.4 Core service                              |     |
| F.5 Traversal                                 |     |
| F.6 uvm run test callback                     | 445 |
| F.7 uvm_root                                  |     |
| Annex G (normative) Command line arguments    | 450 |
| G.1 Command line processing.                  |     |
| G.2 Built-in UVM-aware command line arguments |     |
| Annex H (normative) Deprecation               | 455 |
| H.1 General                                   | 455 |
| H.2 Constructs that have been deprecated      | 455 |
| Annex I (informative) Participants            | 457 |

### SystemVerilog -

## Part 2: Universal Verification Methodology Language Reference Manual

#### **FOREWORD**

1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC document(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation.

IEEE Standards documents are developed within IEEE Societies and Standards Coordinating Committees of the IEEE Standards Association (IEEE SA) Standards Board. IEEE develops its standards through a consensus development process, approved by the American National Standards Institute, which brings together volunteers representing varied viewpoints and interests to achieve the final product. Volunteers are not necessarily members of IEEE and serve without compensation. While IEEE administers the process and establishes rules to promote fairness in the consensus development process, IEEE does not independently evaluate, test, or verify the accuracy of any of the information contained in its standards. Use of IEEE Standards documents is wholly voluntary. IEEE documents are made available for use subject to important notices and legal disclaimers (see https://standards.ieee.org/ipr/disclaimers.html for more information).

IEC collaborates closely with IEEE in accordance with conditions determined by agreement between the two organizations. This Dual Logo International Standard was jointly developed by the IEC and IEEE under the terms of that agreement.

- 2) The formal decisions of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees. The formal decisions of IEEE on technical matters, once consensus within IEEE Societies and Standards Coordinating Committees has been reached, is determined by a balanced ballot of materially interested parties who indicate interest in reviewing the proposed standard. Final approval of the IEEE standards document is given by the IEEE Standards Association (IEEE SA) Standards Board.
- 3) IEC/IEEE Publications have the form of recommendations for international use and are accepted by IEC National Committees/IEEE Societies in that sense. While all reasonable efforts are made to ensure that the technical content of IEC/IEEE Publications is accurate, IEC or IEEE cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications (including IEC/IEEE Publications) transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC/IEEE Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC and IEEE do not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC and IEEE are not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or IEEE or their directors, employees, servants or agents including individual experts and members of technical committees and IEC National Committees, or volunteers of IEEE Societies and the Standards Coordinating Committees of the IEEE Standards Association (IEEE SA) Standards Board, for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC/IEEE Publication or any other IEC or IEEE Publications.
- 8) Attention is drawn to the normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that implementation of this IEC/IEEE Publication may require use of material covered by patent rights. By publication of this standard, no position is taken with respect to the existence or validity of any patent rights in connection therewith. IEC or IEEE shall not be held responsible for identifying Essential Patent Claims for which a license may be required, for conducting inquiries into the legal validity or scope of Patent Claims or determining whether any licensing terms or conditions provided in connection with submission of a Letter of Assurance, if any, or in any licensing agreements are reasonable or non-discriminatory. Users of this standard are expressly advised that determination of the validity of any patent rights, and the risk of infringement of such rights, is entirely their own responsibility.

IEC 62530-2/IEEE Std 1800.2 was processed through IEC technical committee 91: Electronics assembly technology, under the IEC/IEEE Dual Logo Agreement. It is an International Standard.

The text of this International Standard is based on the following documents:

| IEEE Std      | FDIS         | Report on voting |
|---------------|--------------|------------------|
| 1800.2 (2020) | 91/1872/FDIS | 91/1886/RVD      |

Full information on the voting for its approval can be found in the report on voting indicated in the above table.

The language used for the development of this International Standard is English.

The IEC Technical Committee and IEEE Technical Committee have decided that the contents of this document will remain unchanged until the stability date indicated on the IEC website under webstore.iec.ch in the data related to the specific document. At this date, the document will be

- · reconfirmed,
- withdrawn, or
- · revised.

## IEEE Standard for Universal Verification Methodology Language Reference Manual

Developed by the

**Design Automation Standards Committee** of the **IEEE Computer Society** 

Approved 4 June 2020

**IEEE SA Standards Board** 

Grateful acknowledgment is made for permission to use the following source material:

Accellera Systems Initiative—The Universal Verification Methodology (UVM) Pre-IEEE Class Reference.

**Abstract:** The Universal Verification Methodology (UVM) that can improve interoperability, reduce the cost of using intellectual property (IP) for new projects or electronic design automation (EDA) tools, and make it easier to reuse verification components is provided. Overall, using this standard will lower verification costs and improve design quality throughout the industry. The primary audiences for this standard are the implementors of the UVM base class library, the implementors of tools supporting the UVM base class library, and the users of the UVM base class library.

**Keywords:** agent, blocking, callback, class, component, consumer, driver, event, export, factory, function, generator, IEEE 1800.2<sup>™</sup>, member, method, monitor, non-blocking, phase, port, register, resource, sequence, sequencer, transaction-level modeling, verification methodology

### Important Notices and Disclaimers Concerning IEEE Standards Documents

IEEE documents are made available for use subject to important notices and legal disclaimers. These notices and disclaimers, or a reference to this page, appear in all standards and may be found under the heading "Important Notices and Disclaimers Concerning IEEE Standards Documents." They can also be obtained on request from IEEE or viewed at <a href="http://standards.ieee.org/IPR/disclaimers.html">http://standards.ieee.org/IPR/disclaimers.html</a>.

## Notice and Disclaimer of Liability Concerning the Use of IEEE Standards Documents

IEEE Standards documents (standards, recommended practices, and guides), both full-use and trial-use, are developed within IEEE Societies and the Standards Coordinating Committees of the IEEE Standards Association ("IEEE SA") Standards Board. IEEE ("the Institute") develops its standards through a consensus development process, approved by the American National Standards Institute ("ANSI"), which brings together volunteers representing varied viewpoints and interests to achieve the final product. IEEE Standards are documents developed through scientific, academic, and industry-based technical working groups. Volunteers in IEEE working groups are not necessarily members of the Institute and participate without compensation from IEEE. While IEEE administers the process and establishes rules to promote fairness in the consensus development process, IEEE does not independently evaluate, test, or verify the accuracy of any of the information or the soundness of any judgments contained in its standards.

IEEE Standards do not guarantee or ensure safety, security, health, or environmental protection, or ensure against interference with or from other devices or networks. Implementers and users of IEEE Standards documents are responsible for determining and complying with all appropriate safety, security, environmental, health, and interference protection practices and all applicable laws and regulations.

IEEE does not warrant or represent the accuracy or content of the material contained in its standards, and expressly disclaims all warranties (express, implied and statutory) not included in this or any other document relating to the standard, including, but not limited to, the warranties of: merchantability; fitness for a particular purpose; non-infringement; and quality, accuracy, effectiveness, currency, or completeness of material. In addition, IEEE disclaims any and all conditions relating to: results; and workmanlike effort. IEEE standards documents are supplied "AS IS" and "WITH ALL FAULTS."

Use of an IEEE standard is wholly voluntary. The existence of an IEEE standard does not imply that there are no other ways to produce, test, measure, purchase, market, or provide other goods and services related to the scope of the IEEE standard. Furthermore, the viewpoint expressed at the time a standard is approved and issued is subject to change brought about through developments in the state of the art and comments received from users of the standard.

In publishing and making its standards available, IEEE is not suggesting or rendering professional or other services for, or on behalf of, any person or entity nor is IEEE undertaking to perform any duty owed by any other person or entity to another. Any person utilizing any IEEE Standards document, should rely upon his or her own independent judgment in the exercise of reasonable care in any given circumstances or, as appropriate, seek the advice of a competent professional in determining the appropriateness of a given IEEE standard.

IN NO EVENT SHALL IEEE BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO: PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE PUBLICATION, USE OF, OR RELIANCE UPON ANY STANDARD, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE AND REGARDLESS OF WHETHER SUCH DAMAGE WAS FORESEEABLE.

#### **Translations**

The IEEE consensus development process involves the review of documents in English only. In the event that an IEEE standard is translated, only the English version published by IEEE should be considered the approved IEEE standard.

#### Official statements

A statement, written or oral, that is not processed in accordance with the IEEE SA Standards Board Operations Manual shall not be considered or inferred to be the official position of IEEE or any of its committees and shall not be considered to be, or be relied upon as, a formal position of IEEE. At lectures, symposia, seminars, or educational courses, an individual presenting information on IEEE standards shall make it clear that his or her views should be considered the personal views of that individual rather than the formal position of IEEE.

#### Comments on standards

Comments for revision of IEEE Standards documents are welcome from any interested party, regardless of membership affiliation with IEEE. However, IEEE does not provide consulting information or advice pertaining to IEEE Standards documents. Suggestions for changes in documents should be in the form of a proposed change of text, together with appropriate supporting comments. Since IEEE standards represent a consensus of concerned interests, it is important that any responses to comments and questions also receive the concurrence of a balance of interests. For this reason, IEEE and the members of its societies and Standards Coordinating Committees are not able to provide an instant response to comments or questions except in those cases where the matter has previously been addressed. For the same reason, IEEE does not respond to interpretation requests. Any person who would like to participate in revisions to an IEEE standard is welcome to join the relevant IEEE working group.

Comments on standards should be submitted to the following address:

Secretary, IEEE SA Standards Board 445 Hoes Lane Piscataway, NJ 08854 USA

#### Laws and regulations

Users of IEEE Standards documents should consult all applicable laws and regulations. Compliance with the provisions of any IEEE Standards document does not imply compliance to any applicable regulatory requirements. Implementers of the standard are responsible for observing or referring to the applicable regulatory requirements. IEEE does not, by the publication of its standards, intend to urge action that is not in compliance with applicable laws, and these documents may not be construed as doing so.

#### Copyrights

IEEE draft and approved standards are copyrighted by IEEE under US and international copyright laws. They are made available by IEEE and are adopted for a wide variety of both public and private uses. These include both use, by reference, in laws and regulations, and use in private self-regulation, standardization, and the promotion of engineering practices and methods. By making these documents available for use and adoption by public authorities and private users, IEEE does not waive any rights in copyright to the documents.

### **Photocopies**

Subject to payment of the appropriate fee, IEEE will grant users a limited, non-exclusive license to photocopy portions of any individual standard for company or organizational internal use or individual, non-commercial use only. To arrange for payment of licensing fees, please contact Copyright Clearance Center, Customer Service, 222 Rosewood Drive, Danvers, MA 01923 USA; +1 978 750 8400. Permission to photocopy portions of any individual standard for educational classroom use can also be obtained through the Copyright Clearance Center.

#### **Updating of IEEE Standards documents**

Users of IEEE Standards documents should be aware that these documents may be superseded at any time by the issuance of new editions or may be amended from time to time through the issuance of amendments, corrigenda, or errata. An official IEEE document at any point in time consists of the current edition of the document together with any amendments, corrigenda, or errata then in effect.

Every IEEE standard is subjected to review at least every 10 years. When a document is more than 10 years old and has not undergone a revision process, it is reasonable to conclude that its contents, although still of some value, do not wholly reflect the present state of the art. Users are cautioned to check to determine that they have the latest edition of any IEEE standard.

In order to determine whether a given document is the current edition and whether it has been amended through the issuance of amendments, corrigenda, or errata, visit IEEE Xplore at <a href="http://ieeexplore.ieee.org/">http://ieeexplore.ieee.org/</a> or contact IEEE at the address listed previously. For more information about the IEEE SA or IEEE's standards development process, visit the IEEE SA Website at <a href="http://standards.ieee.org">http://standards.ieee.org</a>.

#### **Errata**

Errata, if any, for IEEE standards can be accessed via <a href="https://standards.ieee.org/standard/index.html">https://standards.ieee.org/standard/index.html</a>. Search for standard number and year of approval to access the web page of the published standard. Errata links are located under the Additional Resources Details section. Errata are also available in IEEE Xplore: <a href="https://ieeexplore.ieee.org/browse/standards/collection/ieee/">https://ieeexplore.ieee.org/browse/standards/collection/ieee/</a>. Users are encouraged to periodically check for errata.

#### **Patents**

Attention is called to the possibility that implementation of this standard may require use of subject matter covered by patent rights. By publication of this standard, no position is taken by the IEEE with respect to the existence or validity of any patent rights in connection therewith. If a patent holder or patent applicant has filed a statement of assurance via an Accepted Letter of Assurance, then the statement is listed on the IEEE SA Website at <a href="https://standards.ieee.org/about/sasb/patcom/patents.html">https://standards.ieee.org/about/sasb/patcom/patents.html</a>. Letters of Assurance may indicate whether the Submitter is willing or unwilling to grant licenses under patent rights without compensation or under reasonable rates, with reasonable terms and conditions that are demonstrably free of any unfair discrimination to applicants desiring to obtain such licenses.

Essential Patent Claims may exist for which a Letter of Assurance has not been received. The IEEE is not responsible for identifying Essential Patent Claims for which a license may be required, for conducting inquiries into the legal validity or scope of Patents Claims, or determining whether any licensing terms or conditions provided in connection with submission of a Letter of Assurance, if any, or in any licensing agreements are reasonable or non-discriminatory. Users of this standard are expressly advised that determination of the validity of any patent rights, and the risk of infringement of such rights, is entirely their own responsibility. Further information may be obtained from the IEEE Standards Association.

#### Introduction

This introduction is not part of IEEE Std 1800.2<sup>TM</sup>-2020, IEEE Standard for Universal Verification Methodology Language Reference Manual.

Verification has evolved into a complex project that often spans internal and external teams, but the discontinuity associated with multiple, incompatible methodologies among those teams can limit productivity. The Universal Verification Methodology (UVM) Language Reference Manual (LRM) addresses verification complexity and interoperability within companies and throughout the electronics industry for both novice and advanced teams while also providing consistency. While UVM is revolutionary, being the first verification methodology to be standardized, it is also evolutionary, as it is built on the Open Verification Methodology (OVM), which combined the Advanced Verification Methodology (AVM) with the Universal Reuse Methodology (URM) and concepts from the e Reuse Methodology (eRM). Furthermore, UVM also infuses concepts and code from the Verification Methodology Manual (VMM), plus the collective experience and knowledge of the over 300 members of the Accellera UVM Working Group to help standardize verification methodology. Finally, the transaction-level modeling (TLM) facilities in UVM are based on what was developed by Open SystemC Initiative (OSCI) for SystemC, though they are not an exact replication or reimplementation of the SystemC TLM library.

## IEEE Standard for Universal Verification Methodology Language Reference Manual

#### 1. Overview

#### 1.1 Scope

This standard establishes the Universal Verification Methodology (UVM), a set of application programming interfaces (APIs) that defines a base class library (BCL) definition used to develop modular, scalable, and reusable components for functional verification environments. The APIs and BCL are based on the IEEE standard for SystemVerilog, IEEE Std 1800<sup>TM</sup>. <sup>1</sup>

#### 1.2 Purpose

Verification components and environments are currently created in different forms, making interoperability among verification tools and/or geographically dispersed design environments both time consuming to develop and error prone. The results of the UVM standardization effort will improve interoperability and reduce the cost of repurchasing and rewriting intellectual property (IP) for each new project or electronic design automation (EDA) tool, as well as make it easier to reuse verification components. Overall, the UVM standardization effort will lower verification costs and improve design quality throughout the industry.

#### 1.3 Word usage

The word *shall* indicates mandatory requirements strictly to be followed in order to conform to the standard and from which no deviation is permitted (*shall* equals *is required to*).<sup>2, 3</sup>

The word *should* indicates that among several possibilities one is recommended as particularly suitable, without mentioning or excluding others; or that a certain course of action is preferred but not necessarily required (*should* equals is recommended that).

The word may is used to indicate a course of action permissible within the limits of the standard (may equals is permitted to).

The word *can* is used for statements of possibility and capability, whether material, physical, or causal (*can* equals *is able to*).

<sup>&</sup>lt;sup>1</sup> Information on references can be found in Clause <u>2</u>.

<sup>&</sup>lt;sup>2</sup> The use of the word *must* is deprecated and cannot be used when stating mandatory requirements, *must* is used only to describe unavoidable situations.

<sup>&</sup>lt;sup>3</sup> The use of will is deprecated and cannot be used when stating mandatory requirements, will is only used in statements of fact.

#### 1.4 Conventions used

The conventions used throughout the document are as follows:

- UVM is case-sensitive.
- Any syntax examples shown in this standard are informative. They are intended to illustrate the usage of UVM constructs in a simple context and do not define the full syntax.

#### 1.4.1 Visual cues (meta-syntax)

Bold shows required keywords and/or special characters, e.g., uvm\_component.

Italics shows variables or definitions, e.g., name or Globals.

Courier shows SystemVerilog examples, external command names, directories and files, etc., e.g., an implementation needs to call super.do\_copy.

The asterisk (\*) symbol, when combined with a prefix and/or postfix denoting a part of the construct, represents a series of construct names with exactly this prefix and/or postfix, e.g., class uvm \* port.

#### 1.4.2 Return values

- a) Equivalent terms:
  - 1) "TRUE," "True," and "true" are equivalent to each other and used interchangeably throughout this document.
  - 2) "FALSE," "False," and "false" are equivalent to each other and used interchangeably throughout this document.
- b) A bit value of 1 is treated as TRUE and 0 is treated as FALSE.
- c) Conversely, TRUE refers to 1 and FALSE refers to 0 for return values.
- d) Datatypes returned:
  - 1) For a bit or integer, 1 (or 1 'b1) or 0 (1 'b0) is acceptable.
  - 2) For an enumerated type, TRUE or FALSE is acceptable.
- e) For functions that return TRUE/FALSE, if only one returned value is defined (e.g., for TRUE), then the opposite return value shall be inferred (for all other possibilities).

#### 1.4.3 Inheritance

Class declarations shown in this document may be of the form *class A* extends *B*. These declarations do not imply *class A* and *class B* are adjacent in the inheritance tree; implementations are free to have other classes between *A* and *B* in the inheritance tree, e.g.,

```
class X extends B;
  // body of class X
endclass
class A extends X;
  // body of class A
endclass
```

would comply.

The API and the semantics of the API from a base class shall be present in any derived classes, unless that API is overridden by an explicitly documented API within the derived class.

#### 1.4.4 Operation order on equivalent data objects

The functionality described in this document typically operates on a set of data objects. An implementation and/or the underlying run-time engine may choose any operation order or sorting order for "equivalent data" objects within the specified semantics.

As a result of this policy, results returned and/or sequential behavior and/or produced output may differ between implementations and/or different underlying engines.

It is up to the user to establish an operation order if necessary.

#### 1.4.5 uvm\_pkg

All properties of UVM, including classes, global methods, and variables, are exported via the uvm\_pkg package. They may be accessed via import or via the Scope Resolution Operator (::).

UVM does not require any specific time unit precision for uvm pkg.

All UVM methods that operate on values of type time, such as **uvm\_printer::print\_time** (see <u>16.2.3.11</u>), are subject to the time scaling defined in IEEE Std 1800<sup>TM</sup>.

#### 1.4.6 Random stability

Any APIs that result in user code being executed are not guaranteed to be random stable. All other APIs are guaranteed to be random stable, unless otherwise specified.

#### 2. Normative references

The following referenced documents are indispensable for the application of this document (i.e., they must be understood and used, so each referenced document is cited in text and its relationship to this document is explained). For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments or corrigenda) applies.

IEEE Std 1800™, IEEE Standard for SystemVerilog—Unified Hardware Design, Specification, and Verification Language.<sup>4, 5</sup>

<sup>4</sup> IEEE publications are available from the Institute of Electrical and Electronics Engineers (http://standards.ieee.org/).

The IEEE standards or products referred to in Clause 2 are trademarks owned by the Institute of Electrical and Electronics Engineers, Incorporated.